# Linear CMOS LNA

<sup>1</sup>Gaurav R Agrawal, <sup>2</sup>Leena A Yelmule <sup>1</sup>Assistant Professor, <sup>2</sup>Assistant Professor <sup>1</sup>Electronics & Telecommunication Engineering, <sup>2</sup>Electronics & Telecommunication Engineering <sup>1</sup>Govindrao Wanjari College of Engineering & Technology, Nagpur, India <sup>2</sup>Govindrao Wanjari College of Engineering & Technology, Nagpur, India

Abstract: In this work, a highly linear Cascode CMOS LNA is presented. Linearity issues in RF receiver frontend are discussed, followed by an analysis of the specifications and requirements of a LNA through consideration of multi-standard LNA. Device non-linear characteristics cause linearity problems in the RF front-end system. To solve this problem, Post linearization technique for inductively degenerated (L-deg) common source Cascode Low Noise Amplifier is presented, which improves linearity performance with small gain loss and current consumption as consequence. The LNA presented has 1.0GHz - 3.2GHz frequency range designed using TSMC 0.18 µm CMOS process. The linearized LNA achieves an IIP3 of +5.0 dBm, with P-1dB of -14 dBm, 13.8 dB gain (max), NF 2.03dB and power utilization of 19.4 mWat 1.8 volt power supply.

IndexTerms - Low noise amplifier (LNA), complementary metal oxide semiconductor (CMOS), nonlinearity, third-order input intercept point (IIP3), third-order intermodulation distortion (IMD3), common source amplifier, post linearization.

#### **I.INTRODUCTION**

Communication technology is moving toward a major milestone. The tremendous growth of the wireless industry, global access to the internet, and the ever growing demand for high speed data communication are spurring us toward fast developments in communication technology. Today's Smart phone have need of GSM for cellular communications, Wi-Fi/WLAN for internet connectivity, Bluetooth for short range connectivity and data transfer between itself and another phone, and GPS for navigation. The challenge is to find a way to integrate all these radios in these multi-radio platforms for cost-effective solutions; a reduction in the number of front-end receivers per device is the way to go.RF designers are strained to develop new methodologies that allow the design of such novel products. A unique component of any RF receiver is in the front-end low-noise amplifier (LNA) that interacts with the incoming signal. Due to the possible large interference signals at the input of the low-noise amplifier (LNA), it has to provide high linearity, thus preventing the inter modulation tones created by the interference signal from corrupting the carrier signal [1]. This linearity improvement should not be at the expense of gain or noise figure (NF). This demands the use of linearization techniques implemented with minimal current overhead.

The linearity of CMOS is gets worse as the process scales down [2], which has motivated several linearization techniques [3]. Negative feedback techniques to obtain linearity cannot be easily used at RF frequencies due to stability reasons and, hence, demanding different linearization techniques. The LNA in [4] and [5] is linearized using the fact that third-order derivative of dc transfer characteristics of MOSFET, which is responsible for third-order nonlinearity, changes from positive to negative in the moderate inversion region. Thus, a MOSFET biased at the crossover point attains best linearity, but the region over which this linearity boost can be obtained is very narrow and the bias point is bound to change due to process variations leading to a very sensitive and limited improvement. The major drawback of this technique is that the transistor has to be biased at the "sweet spot," hence, limiting the trans conductance of the input stage leading to reduced gain and increased NF. Until now, the most efficient reported linearization method for CMOS LNA is the derivative superposition technique [1], [6] which nulls the negative 3rd order derivative of the dc transfer characteristic (g<sub>m3</sub>) of the main amplifier by paralleling the auxiliary amplifier biased near the weak inversion region with the positive g<sub>m3</sub>. Despite the outstanding improvements in the linearity, the DS method have difficulties in controlling the quality factor (Q) of the input matching network which plays a key role for low noise optimization [7], [8]. Other drawback with the DS method is that it is valid only at low frequencies at which the effect of circuit reactance is negligible [9].

In this paper, we present a post-linearization technique for the Cascode CS LNA with the concept of IMD sinking [10]. In the proposed method, the IMD3 can be partially cancelled by the additional folded diode with a parallel RC circuit. In addition, it will be not at the expense of gain, NF and current consumption, which is suitable for the high-frequency and high-linearity Cascode CS LNAs.

### II.PROPOSED LOW NOISE AMPLIFIER

The circuit of proposed inductively degenerated (L-deg) common source Cascode Low Noise Amplifier (LNA) is as shown in the Fig. 1



Fig. 1 Complete Schematic of proposed L-deg common source CascodeLNA

The schematic of Cascode LNA shown in Fig. 1 comprises of input matching inductors  $L_s$  and  $L_g$  along with Capacitor  $C_1$  and C<sub>2</sub>. Capacitor C<sub>1</sub> is connected to increase the effective C<sub>gs</sub> of MOSFET M1 so that it can match to wide frequency spectrum. The real part of the input impedance is adjusted using the source inductor Ls, while the imaginary part is removed at resonance using the inductor Lg. M1 is the main amplifying device whereas M2 is responsible to have high reverse isolation and to compliment stability [11].

Adding M2 increases Noise in the circuit but still it can be neglected foreseeing the advantages. Inductor L<sub>d</sub> provides the necessary sufficient gain so that signal can get amplified. Capacitor C3 couples the signal to next stage. MOSFET M3 is connected as Source follower/buffer so that it acts as unity gain amplifier and aids in matching output impedance. This is done to match the impedances of test equipment or mixer which is connected after LNA. Resistor Rb is a high value resistance forms a part of DC bias to keep MOSFET M1 is saturation region. It is connected so as to make the ac signal to enter into amplifying device only and not in other paths.

LNA biasing is done with the help of constant current source which is provided by current mirror [11]. T-match network is used for matching purpose in the circuit. Ma is an auxiliary transistor with a parallel RC circuit as an intermodulation distortion (IMD) sinker [10].

The L-deg CS LNA topology is also called as Simultaneous Noise and Input matching topology (SNIM) as this topology takes care of two things as matching of input impedance and minimizing the amount of noise in the circuit as there is no added physical resistor [16].

Only one Inductor can prove to be sufficient to have an input match condition (connected to source) but an extra Inductor is added at the gate terminal. This is done so as to compliment the input impedance matching by adding an extra degree of freedom in the value of Ls [17]. Another objective of adding Lg is, most of DC and AC currents flow from Ls, hence it is somewhat incapable in providing the required impedance for a stable system. A common source input stage offers the possibility to achieve the best noise performance by increasing their input quality factor Q. However, it degrades the linearity and increases the sensitivity of the input matching [12]. Its minimum noise factor including channel thermal noise and induced gate noise is given by:

....(1)

Where,  $\omega_0$  is the operating frequency,  $\omega_T = g_m / C_{gs \ is}$  the unity current gain frequency of the MOSFET, and  $\alpha$ ,  $\gamma$  and  $\delta$  are process dependent parameters.

Input Quality Factor of inductively degenerated Structure is as follows [16]:

$$Q_{in} = \frac{1}{\omega C_{gs}(R_s + g_m L_s/C_{gs})}$$

$$= \frac{1}{\omega(C_{gs}R_s + g_m L_s)}$$
.... (2)

A lower Q<sub>match</sub> results in a wider BW. Due to the relatively high Q of CS-LNAs' matching network, the CS-LNA cannot meet UWB matching requirements without advanced design techniques [13], [14].

#### III.PROPOSED LINEARIZATION METHOD

Frontend nonlinearity originates from two major sources as [3]: (i) g<sub>m</sub> non-linearity and (ii) g<sub>ds</sub> non-linearity. This work deals with g<sub>m</sub> linearization technique. Linearization is mainly done to minimize the power of image signal. If LNA is not linear enough, the power of image signal might be similar to that of main signal which would make the main signal indistinguishable. In other words, the Minimum detectable Signal of the system is dominated by the image signal generated due to cross terms present in the non-linear devices [9].

To improve the linearity of the Cascode CS LNA, several linearization methods have been proposed [1][2][15], which are usually evaluated with the IIP3. To suppress the nonlinearity of the amplifier, the third-order derivative coefficient has to be close to zero [3].

In this paper, we present a post-linearization technique for the Cascode CS LNA with the idea of IMD sinking [10]. In the proposed method, the IMD3 can be partially cancelled by the supplementary folded diode with a parallel RC circuit. In addition, there is not so much expense of gain and current consumption, which is appropriate for the high-frequency and high-linearity Cascode CS LNAs.

Similar to the derivative superposition (DS) method, the post-distortion (PD) technique also utilizes an auxiliary transistor's nonlinearity to cancel that of the main device, but it is more sophisticated in two aspects [3]:

- 1) The auxiliary transistor is connected to the output of main device instead of directly to the input, minimizing the impact on input matching.
- 2) All transistors operate in saturation, resulting in more robust distortion cancellation.

#### A. CONCEPT OF POST DISTORTION TECHNIQUE

The conceptual view of proposed linearization technique is as shown in the Fig. 2.



Fig. 2 Proposed linearization circuit

Here M1 is a main amplifying device and Ma is auxiliary transistor with a parallel RC circuit as intermodulation distortion (IMD) sinker. We utilize the diode (Ma) and resistor (R) as shown in Fig. 2 to generate the  $i_{Ma}$ , and choose the proper size of the diode and resistor for linearity optimization. It should be noted that the IIP3 is independent of varying capacitance (C), because the C is for ac ground [10].



Fig. 3Conceptual view of the proposed linearization technique

The auxiliary transistor Ma taps voltage V<sub>2</sub> and replicates the nonlinear drain current of the main transistor M1, partially cancelling both second and third order distortion terms [3]. The nonlinear drain currents of M1 and Ma can be modeled as:

....(3)

.... (4)

Suppose  $V_1$  is related to  $V_2$  by

.... (5)

Where  $b_1 - b_3$  are generally frequencies dependent and can be extracted from simulation. The two nonlinear currents  $i_{MI}$  and  $i_{Ma}$  sum at node  $V_2$ , yielding  $i_{out}$  [3]:

$$i_{out} = i_{M1} + i_{Ma}$$

$$= (g_{1,M1} - b_1 g_{1,Ma}) V_1 + (g_{2,M1} - b_1^2 g_{2,Ma} - b_2 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,Ma} - b_2^3 g_{1,Ma}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M1} - b_2^3 g_{1,M1}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{1,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_1^3 g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M1} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 + (g_{3,M2} - b_2^3 g_{3,M2}) V_1^2 +$$

Note that in the PD method, both the main and auxiliary transistors drive in saturation with the same g<sub>1,2,3</sub> polarity. Hence, Ma partially cancels the linear term as well [10]; however, it does not substantially degrade the gain/NF because Ma is designed to be more nonlinear than  $i_{MI}$ .

It is observed that the proposed linearization technique can introduce the degree of freedom g<sub>2,Ma,HB</sub> and g<sub>3,Ma,HB</sub>, which partially cancels the second-order and third-order distortion terms. Besides, the second-order nonlinearity also contributes to third-order intermodulation (IM3) product. Thus, the proposed technique uses the diode (Ma) and resistor (R) to decide the magnitude and phase of second- and third-order nonlinearity contribution to IM3 product [10] [15]. The composite 2nd-order coefficient has the opposite phase with respect to the composite 3th-order coefficient. It can partially cancel the contribution from 2nd-order nonlinearity to IM3 product, resulting in a small IM3 product at the output [10]. Thus, the linearity can be effectively improved.



Fig. 4Vector diagram of the proposed technique for the IM3 products

It is observed that proper choice of the diode and resistor size can increase the linearity of LNA. It should be noted that the resistor (R) provides the voltage drop required to control the voltage across the diode [10].

#### IV.RESULTS AND GRAPHS OF CS LNA



freq=1.980GHz dB(S(2,1))=13.8 1.4 Freq[GHz]

Fig.5 Input and output reflection coefficient of LNA

Fig. 6 Gain of LNA



The simulations and analysis of LNA circuit are carried out using Agilent's ADS tool. The technology schematic is developed with the help of TSMC 0.18µm CMOS process. The analysis is done at 1.8 V supply voltage. Harmonic Balance analysis is performed at a frequency of 2 GHz with a frequency spacing of 10MHz between the two tones.

### V.CONCLUSION

In this paper, we have shown how the post linearization technique can be used to improve the linearity of a common source low noise amplifier. The proposed technique adopts an additional folded diode with a parallel RC circuit as an intermodulation distortion (IMD) sinker [10].LNA biasing is done with the help of constant current source which is provided by current mirror, which is used to overcome the effect of PVT variations. The measured results of LNA with linearization circuit show that it can improve linearity performance with small gain loss and current consumption penalty. Linearized LNA achieves 2.03 dB minimum noise figure along with maximum gain of 13.8 dB which is sufficient enough to amplify weak incoming signal. The Power consumption is 19.4 mW at 1.8 volt power supplyfor linearized LNA.

Harmonic balance analysis is performed at 2 GHz frequency having 10MHz spacing between the two tones. 1-dB compression point for linearized LNA has a value of -14 dBm which is high enough to handle strong signal.

Linearized LNA achieves IIP3 of +5 dBm sufficient enough to decrease amplitude of third order inter modulations at the output.

#### VI. Acknowledgment

The authors would like to thank Taiwan Semiconductor Manufacturing Corporation, Limited (TSMC), for providing us the 0.18μm CMOS process PDK, due to which we were able to carry out research work.

## REFERENCES

[1] Kim, T. W., B. Kim, and K. Lee, "Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors," IEEE J. Solid-State Circuits, Vol. 39, 223-229, January 2004.

- [2] K. Lee, I. Nam, I. Kwon, J. Gil, K. Han, S. Park, and B.-I. Seo, "The impact of semiconductor technology scaling on CMOS RF and digital circuits for wireless application," IEEE Trans. Electron Devices, Vol. 52, No. 7, pp. 1415-1422, Jul. 2005.
- [3] Heng Zhang and Sánchez-Sinencio, E., "Linearization Techniques for CMOS Low Noise Amplifiers: A Tutorial", IEEE Transactions on Circuits and Papers, vol 58, issue 1, pp 22-36, Jan 2011.
- [4] B. Toole, C. Plett, and M. Cloutier, "RF circuit implications of moderateinversion enhanced linear region in MOSFETs," *IEEE Trans. CircuitsSyst. I, Fundam. Theory Appl.*, vol. 51, no. 2, pp. 319–328, Feb. 2004.
- [5] V. Aparin, G. Brown, and L. E. Larson, "Linearization of CMOS LNAs via optimum gate biasing," in Proc. IEEE Int. Circuits Syst. Symp., Vancouver, BC, Canada, May 2004, vol. 4, pp. 748–751.
- [6] Vladimir Aparin and Lawrence E. Larson, "Modified Derivative Superposition Method for Linearizing FET Low-Noise Amplifiers", IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. 53, NO. 2, FEBRUARY
- [7] P. Andreani, and H. Sjoland, "Noise optimization of an inductively degenerated CMOS low noise amplifier," IEEE Trans. Circuits Syst., Vol. 48, No. 9, pp. 835-841, Sep. 2001.
- [8] T.-K. Nguyen, N.-J. Oh, C.-Y. Cha, Y.-H. Oh, G.-J. Ihm, and S.-G. Lee, "CMOS Low-Noise Amplifier Design Optimization Techniques," *IEEE Trans. Microw. Theory Tech.*, Vol. 52, No 5, pp. 1433-1442, May. 2004.
- [9] Sivakumar Ganesan, Edgar Sánchez-Sinencio, and Jose Silva-Martinez, "A Highly Linear Low-Noise Amplifier", IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, VOL. 54, NO. 12, DECEMBER 2006.
- [10] C.-P. Chang, W.-C. Chien, C.-C. Su, and Y.-H. Wang "Linearity improvement of cascode CMOS LNA using a diode connected nmos transistor with a parallel RC circuit", Progress In Electromagnetics Research C, Vol. 17, 29-38, 2010.
- [11] Mayank B. Thacker, Manoj Awakhare, Rajesh H. Khobragade, Pravin A. Dwaramwar, "Multi-Standard Highly Linear CMOS LNA", International Conference on Electronic Systems, Signal Processing and Computing Technologies, 2014, pp.
- [12] Wei Zhuo, Sherif Embabi, José Pineda de Gyvez, Edgar Sánchez-Sinencio, "Using Capacitive Cross-Coupling Technique in RF Low Noise Amplifiers and Down-Conversion Mixer Design", in Proc. Eur. Solid –state Circuits Conf., Sep. 2000, pp. 116-119.
- [13] A. Bevilacqua and A. M. Niknejad, "An ultrawideband CMOS low noise amplifier for 3.1-10.6 GHz wireless receivers," IEEE J. Solid-State Circuits, vol. 39, no. 12, pp. 2259–2268, Dec. 2004.
- [14] A. Ismail and A. A. Abidi, "A 3–10 GHz low noise amplifier with wideband LC-ladder matching network," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2269–2277, Dec. 2004.
- [15] Kim, T. S. and B. S. Kim, "Post-linearization of cascode CMOS low noise amplifier using folded PMOS IMD sinker," IEEEMicrowave and Wireless Components Letters, Vol. 16, 182-184, April 2006.
- [16] T. Lee., The Design of CMOS Radio-Frequency Integrated Circuits, Cambridge University Press.
- [17] B. Razavi RF Microelectronics Prentice Hall.
- [18] Yeo Myung Kim, Honggul Han, and Tae Wook Kim," A 0.6-V, +4 dBm IIP3 LC Folded Cascode CMOS LNA With gm Linearization", IEEE Transactions on Circuits and Systems—II: Express Briefs, vol. 60, no. 3,pp.122-126, March 2013.
- [19] S. Chehrazi, A. Mirzaei, R. Bagheri, and A. A. Abidi, "A 6.5 GHz wideband CMOS low noise amplifier for multi-band use," in Proc. IEEECustom Integrated Circuits Conf., Sep. 2005, pp. 801–804.
- [20] Wei-Hung Chen, Gang Liu and Boos Zdravko, "A Highly Linear Broadband CMOS LNA Employing Noise and Distortion Cancellation", IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 43, NO. 5, MAY 2008.
- [21] S. C. Blaakmeer, E. A. M. Klumperink, D. M. W. Leenaerts, and B. Nauta, "Wideband balun-LNA with simultaneous output balancing, noise-canceling and distortion-canceling," IEEE J. Solid-State Circuits, vol. 43, no. 6, pp. 1341–1350, Jun. 2008.
- [22] Mohamed El-Nozahi, Ahmed A. Helmy, Edgar Sánchez-Sinencio, and Kamran Entesari, "An Inductor-Less Noise-Cancelling Broadband Low Noise Amplifier With Composite Transistor Pair in 90 nm CMOS Technology", IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 46, NO. 5, MAY 2011.
- [23] J.-H. C. Zhan and S. S. Taylor, "A 5 GHz resistive-feedback CMOS LNA for low-cost multi-standard applications," in *IEEE ISSCC Dig. Tech. Papers*, Feb. 2006, pp. 721–722.
- [24] J. Borremans, P. Wambacq, and D. Linten, "An ESD-protected DC-to-6 GHz 9.7 mW LNA in 90 nm digital CMOS," in IEEE ISSCCTech. Dig., 2007, pp. 422–423.
- [25] F. Zhang and P. Kinget, "Low power programmable-gain CMOS distributed LNA," IEEE J. Solid-State Circuits, vol. 41, no. 6, pp. 1333–1343, Jun. 2006.
- [26] Heng Zhang, Xiaohua Fan, Edgar Sánchez Sinencio, "A Low-Power, Linearized, Ultra-Wideband LNA Design Technique" IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 44, NO. 2, pp.320-330 FEBRUARY 2009.
- [27] C. Xin and E. Sánchez-Sinencio, "A linearization technique for RF low noise amplifier," in Proc. IEEE Int. Circuits Syst. Symp., Vancouver, BC, Canada, May 2004, vol. IV, pp. 313–316.
- [28] Namsoo Kim, Vladimir Aparin, Kenneth Barnett, and Charles Persico, "A Cellular-Band CDMA 0.25-\_m CMOS LNALinearized Using Active Post-Distortion," IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 7, JULY 2006.

| Reference | Frequency<br>(GHZ) | Gain<br>(dB) | NF<br>(dB) | _    | Power<br>(mW) | Technology | Topology               |
|-----------|--------------------|--------------|------------|------|---------------|------------|------------------------|
| [01]      | 0.9 – 2.4          | 10           | 2.85       | 15.6 | 21.1          | 0.35 μm    | CS LNA                 |
| [18]      | 0.1 - 6.5          | 14           | 4.2        | +1   | 12            | 0.13µm     | CS LNA                 |
| [19]      | 0.1 - 6.5          | 19           | 3          | +1.0 | 11.7          | 0.13 µm    | Common gate            |
| [20]      | 0.8 - 2.1          | 14.5         | 2.6        | +16  | 17.4          | 0.13 µm    | Common gate            |
| [21]      | 0.2 - 5.2          | 15.6         | >0         | <3.5 | 14            | 0.65µm     | CG-CS Differential LNA |

Table 1: Comparison with others works

| [22]      | 0.002 - 2.3 | 21   | 1.4       | -1.5  | 18    | 90nm   | Differential CMOS LNA             |
|-----------|-------------|------|-----------|-------|-------|--------|-----------------------------------|
| [23]      | 0.5 - 8.2   | 25   | 1.9 – 2.6 | -4.0  | 41.85 | 90nm   | Resistive feedback                |
| [24]      | 0.5 –7.0    | 21   | 2.9       | -10.5 | 12    | 90nm   | L-deg CS<br>LNA                   |
| [25]      | 0.04 - 7.0  | 8.6  | 4.2 - 6.2 | +3    | 9.0   | 0.18µm | Three stage distributed amplifier |
| This Work | 1.0 – 3.2   | 13.8 | 2.08      | +5.0  | 19.4  | 0.18µm | L-deg CS<br>LNA                   |

